# ADC80H\* AVAILABLE IN DIE FORM \*Not Recommended for New Designs. Use ADC80AG. # General Purpose ANALOG-TO-DIGITAL CONVERTER # **FEATURES** - PIN-COMPATIBLE WITH INDUSTRY STANDARD ADC80 - ◆ <600mW POWER DISSIPATION </p> - 15µsec CONVERSION TIME WITH EXTERNAL CLOCK - 25µSEC MAXIMUM CONVERSION TIME - ±0.012% INTEGRAL LINEARITY - 12-BIT RESOLUTION - FULLY SPECIFIED FOR OPERATION ON ±12V OR ±15V SUPPLIES - NO MISSING CODES -25°C TO +85°C - PARALLEL AND SERIAL OUTPUTS - 32-PIN HERMETIC PACKAGE # DESCRIPTION The ADC80H is a 12-bit successive-approximation analog-to-digital converter, utilizing state-of-the-art CMOS and laser-trimmed bipolar die custom designed for freedom from latch-up and optimum AC performance. It is complete with a comparator, a monolithic 12-bit DAC which includes a 6.3V reference laser-trimmed for minimum temperature coefficient, and a CMOS logic chip containing the successive approximation register (SAR), clock, and all other associated logic functions. Internal scaling resistors are provided for the selection of analog input signal ranges of $\pm 2.5 \text{V}, \pm 5 \text{V}, \pm 10 \text{V}, 0$ to +5 V, or 0 to +10 V. Gain and offset errors may be externally trimmed to zero, enabling initial end-point accuracies of better than $\pm 0.012\%$ ( $\pm 1/2 \text{LSB}$ ). Like the industry standard ADC80, the ADC80H is completely specified for $-25^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ operation. The maximum conversion time of 25 µsec makes the ADC80H ideal for a wide range of 12-bit applica- tions requiring system throughput sampling rates up to 40kHz. In addition, the ADC80H may be short-cycled for faster conversion speed with reduced resolution, and an external clock may be used to synchronize the converter to the system clock or to obtain higher-speed operation. Data is available in parallel and serial form with corresponding clock and status signals. All digital input and output signals are TTL/LSTTL-compatible, with internal pull-up resistors included on all digital inputs to eliminate the need for external pull-up resistors on digital inputs not requiring connection. The ADC80H operates equally well with either $\pm 15\mathrm{V}$ or $\pm 12\mathrm{V}$ analog power supply. However, unlike other ADC80-type products, a $\pm 5\mathrm{V}$ analog power supply is not required. It is packaged in a hermetic 32-pin side-brazed ceramic dual-in-line package. International Airport Industrial Park - P.O. Box 11400 - Tucson, Arizona 85734 - Tel. (602) 748-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 66-6491 PDS-577B Burr-Brown IC Data Book 9.1-28 # **SPECIFICATIONS** # **ELECTRICAL** $T_A = +25$ °C, $\pm V_{CC} = 12V$ or 15V, $V_{DD} = +5V$ unless otherwise specified. | MODEL | ADC80H-AH-12 | | _ | | |---------------------------------------------------------------------------|----------------|-------------------|-------------|------------------------| | <del></del> | MIN | TYP | MAX | UNITS | | RESOLUTION | | | 12 | Bits | | NPUT | | | | | | ANALOG | | 1 | | v | | Voltage Ranges: Unipolar | | 0 to +5, 0 to +10 | | ľ | | Bipolar | | ±2.5, ±5, ±10 | | kΩ | | Impedance: 0 to +5V, ±2.5V | | 2.3 | | kΩ | | 0 to +10V, +5V | | 4.6 | | kΩ | | ±10V | | 9.2 | | K17 | | DIGITAL | | | | ļ | | Logic Characteristics (Over specification temperature range) | | | 5.5 | l v | | V <sub>iH</sub> (Logic "1") | 2.0 | 1 | 5.5<br>+0.8 | ľ | | V <sub>IL</sub> (Logic "0") | -0.3 | | | μΑ | | $I_{\rm IH} \left( V_{\rm IN} = +2.7 V \right)$ | | | -150 | | | $I_{iL} (V_{iN} = +0.4V)$ | | 1 | 500 | μΑ | | Convert Command Pulse Width" | 100 | | 2000 | nsec | | TRANSFER CHARACTERISTICS | | | | | | ACCURACY | | | | % of FSR <sup>13</sup> | | Gain Error <sup>(2)</sup> | | ±0.1 | ±0.3 | % of FSR | | Offset Error <sup>(2)</sup> : Unipolar | | ±0.05 | ±0.2 | | | Bipolar | | ±0.1 | ±0.3 | % of FSR | | Linearity Error | | | ±0.012 | % of FSR | | Differential Linearity Error | | | ±3/4 | LSB | | Inherent Quantization Error | | 1/2 | | LSB | | POWER SUPPLY SENSITIVITY | | | | | | $+13.5V \le +V_{CC} \le +16.5V \text{ or } +11.4V \le +V_{CC} \le +12.6V$ | | ±0.003 | $\pm 0.009$ | % of FSR/%V | | $-16.5V \le -V_{cc} \le -13.5V \text{ or } -12.6V \le -V_{cc} \le -11.4V$ | | ±0.003 | $\pm 0.009$ | % of FSR/%V | | +4.5V ≤ V <sub>op</sub> ≤ +5.5V | | ±0.002 | ±0.005 | % of FSR/%V | | | | | | | | DRIFT | | ±10 | ±23 | ppm/°C | | Total Accuracy, Bipolar <sup>(4)</sup> | | ±15 | ±30 | ppm/°C | | Gain | | ±3 | | ppm of FSR/ | | Offset: Unipolar | | ±7 | ±15 | ppm of FSR/ | | Bipolar | | | ±3 | ppm of FSR/ | | Linearity Error Drift | | | ±3/4 | LSB | | Differential Linearity over Temperature Range | -25 | | +85 | °C | | No Missing Code Temperature Range | -25 | Guaranteed | | 1 | | Monotonicity Over Temperature Range | | | 25 | <del></del> | | CONVERSION TIME <sup>(5)</sup> | 15 | 22 | 25 | μsec | | OUTPUT | | | | 1 | | DIGITAL(Bits 1-12, Clock Out, Status, Serial Out) | | | | ļ | | Output Codes <sup>(6)</sup> | | CSB | | 1 | | Parallel: Unipolar | 1 | COB, CTC | | | | Bipolar | i | CSB, COB | | 1 | | Serial (NRZ) <sup>(7)</sup> | | 000,000 | +0.4 | l v | | Logic Levels: Logic 0 (I <sub>sink</sub> ≤ 3.2mA) | +2.4V | | | ľ | | Logic 1 (I <sub>source</sub> ≤ 80μA) | T2.4V | 545 | | kHz | | Internal Clock Frequency INTERNAL REFERENCE VOLTAGE | <del>- </del> | | | | | Voltage | +6.2 | +6.3 | +6.4 | 1 | | Source Current Available for External Loads <sup>(8)</sup> | 200 | | | μΑ | | Temperature Coefficient | | ±10 | ±30 | ppm/°C | | POWER SUPPLY REQUIREMENTS | | | | 1 | | Voltage, ±Vcc | ±11.4 | ±15 | ±16.5 | V | | Von | +4.5 | +5.0 | +5.5 | V | | Current, +lcc | | 5 | 8.5 | mA | | -loc | | 21 | 26 | mA | | Inn | } | 11 | 15 | mA | | Power Dissipation (±V <sub>CC</sub> = 15V) | | 450 | 595 | mW | | TEMPERATURE RANGE (Ambient) | | | | 1 | | Specification | -25 | | +85 | °C | | | -65 | | +150 | l °c | NOTES: (1) Accurate conversion will be obtained with any convert command pulse width of greater than 100nsec; however, it must be limited to 2µsec (max) to assure the specified conversion time. (2) Gain and offset errors are adjustable to zero. See "Optional External Gain and Offset Adjustments" section. (3) FSR means Full-Scale Range and is 20V for ±10V range, 10V for ±5V and 0 to +10V ranges, etc. (4) Includes drift due to linearity, gain, and offset drifts. (5) Conversion time is specified using internal clock. For operation with an external clock see "Clock Options" section. This converter may also be short-cycled to less than 12-bit resolution for shorter conversion time; see "Short Cycle Feature" section. (6) CSB means Complementary Straight Binary, COB means Complementary Offset Binary, and CTC means Complementary Two's Complement coding. See Table I for additional information. (7) NRZ means non-return-to-zero coding. (8) External loading must be constant during conversion, and must not exceed 200µA for guaranteed specification. #### CONNECTION DIAGRAM ### **MECHANICAL** # **ABSOLUTE MAXIMUM RATINGS** | +V <sub>cc</sub> to Analog Common 0 to +16.5V | |-----------------------------------------------------------------------------| | −V <sub>cc</sub> to Analog Common | | V <sub>DD</sub> to Digital Common | | Analog Common to Digital Common | | Logic Inputs (Convert Command, Clock In) | | to Digital Common0.3V to V <sub>DD</sub> +0.5V | | Analog Inputs (Analog In, Bipolar Offset) | | to Analog Common | | Reference Output Indefinite Short to Common, | | Momentary Short to Vcc | | Power Dissipation | | Lead Temperature, Soldering+300°C, 10sec | | Thermal Resistance, θ <sub>JA</sub> 60°C/W | | CAUTION: These devices are sensitive to electrostatic discharge. | | Appropriate I.C. handling procedures should be followed. | | Stresses above those listed under "Absolute Maximum Ratings" | | may cause permanent damage to the device. Exposure to absolute | | maximum conditions for extended periods may affect device relia-<br>bility. | | | # DISCUSSION OF SPECIFICATIONS ## LINEARITY ERROR Linearity error is defined as the deviation of actual code transition values from the ideal transition values. Under this definition of linearity (sometimes referred to as integral linearity), ideal transition values lie on a line drawn through zero (or minus full scale for bipolar operation) and plus full scale, providing a significantly better definition of converter accuracy than the best-straight-line-fit definition of linearity employed by some manufacturers. Burr-Brown IC Data Book 9.1-30 The zero or minus full-scale value is located at an analog input value 1/2LSB before the first code transition (FFF<sub>H</sub> to FFE<sub>H</sub>). The plus full-scale value is located at an analog value 3/2LSB beyond the last code transition (001H to 000H). See Figure I which illustrates these relationships. A linearity specification which guarantees ±1/2LSB maximum linearity error assures the user that no code transition will differ from the ideal transition value by more than $\pm 1/2$ LSB. FIGURE 1. ADC80H Transfer Characteristic Terminology. Thus, for a converter connected for bipolar operation and with a full-scale range (or span) of 20V (±10V operation), the minus full-scale value of -10V is 2.44mV below the first code transition (FFFH to FFEH at -9.99756V) and the plus full-scale value of $\pm 10V$ is 7.32mV above the last code transition (001<sub>H</sub> to 000<sub>H</sub> at +9.99268V). Ideal transitions occur 1LSB (4.88mV) apart, and the $\pm 1/2LSB$ linearity specification guarantees that no actual transition will vary from the ideal by more than 2.44mV. The LSB weights, transition values, and code definitions for each possible ADC80H analog input signal range are described in Table I. #### CODE WIDTH (QUANTUM) Code width (or quantum) is defined as the range of analog input values for which a given output code will occur. The ideal code width is ILSB, which for 12-bit operation with a 20V span is equal to 4.88mV. Refer to Table I for LSB values for other ADC80H input ranges. # DIFFERENTIAL LINEARITY ERROR AND NO MISSING CODES Differential linearity error is a definition of the difference between an ideal ILSB code width (quantum) and the actual code width. A specification which guarantees no missing codes requires that every code combination appear in a monotonically increasing sequence as the analog input is increased throughout the range, requiring that every input quantum must have a finite width. If an input quantum has a value of zero (a differential linearity error of -ILSB), a missing code will occur but the converter may still be monotonic. Thus, no missing codes represent a more stringent definition of performance than does monotonicity. ADC80H is guaranteed to have no missing codes to 12-bit resolution over its full specification temperature range. # **QUANTIZATION UNCERTAINTY** Analog-to-digital converters have an inherent quantization error of $\pm 1/2$ LSB. This error is a fundamental property of the quantization process and cannot be eliminated. #### UNIPOLAR OFFSET ERROR An ADC80H connected for uniplolar operation has an analog input range of 0V to plus full scale. The first output code transition should occur at an analog input value 1/2LSB above 0V. Unipolar offset error is defined as the deviation of the actual transition value from the ideal value, and is applicable only to converters operating in the unipolar mode. # **BIPOLAR OFFSET ERROR** A/D converter specifications have historically defined bipolar offset at the first transition value above the minus full-scale value. The ADC80H follows this convention. Thus, bipolar offset error for the ADC80H is TABLE I. Input Voltages, Transition Values, LSB Values, and Code Definitions. | Binary (BIN) Output Analog Input Voltage Range | Input Voltage Range and LSB Values | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------|---------------------------------------|--------------------------------------------------|---------------------------------------------------|--------------------------------------| | | Defined As: | ±10V | ±5V | ±2.5V | 0 to +10V | 0 to +5V | | Code Designation | | COB' or CTC" | COB or CTC | COB or CTC | CSB*** | CSB | | One Least Significant<br>Bit (LSB) | FSR/2 <sup>n</sup><br>n = 8<br>n = 10<br>n = 12 | 20V/2 <sup>n</sup><br>78.13mV<br>19.53mV<br>4.88mV | 10V/2"<br>39.06mV<br>9.77mV<br>2.44mV | 5V/2 <sup>n</sup><br>19.53mV<br>4.88mV<br>1.22mV | 10V/2 <sup>n</sup><br>39.06mV<br>9.77mV<br>2.44mV | 5V/2"<br>19.53mV<br>4.88mV<br>1.22mV | | Transition Values MSB LSB 001 <sub>H</sub> to 000 <sub>H</sub> 800 <sub>H</sub> to 7FF <sub>H</sub> FFF <sub>H</sub> to FFE <sub>H</sub> | +Full Scale<br>Mid Scale<br>Full Scale | +10V - 3/2LSB<br>0<br>-10V + 1/2LSB | +5V - 3/2LSB<br>0<br>-5V + 1/2LSB | +2.5V - 3/2LSB<br>0<br>-2.5V + 1/2LSB | + 10V - 3/2LSB<br>+5V<br>0 + 1/2LSB | +5V - 3/2LSE<br>+ 2.5V<br>0 + 1/2LSB | defined as the deviation of the actual transition value from the ideal transition value located 1/2LSB above minus full scale #### **GAIN ERROR** The last output code transition $(001_{\rm H}$ to $000_{\rm H})$ occurs for an analog input value $3/2{\rm LSB}$ below the nominal plus full-scale value. Gain error is the deviation of the actual analog value at the last transition point from the ideal value. #### **ACCURACY DRIFT VS TEMPERATURE** The temperature coefficients for gain, unipolar offset, and bipolar offset specify the maximum change from the actual 25°C value to the value at the extremes of the specification range. The temperature coefficient applies independently to the two halves of the temperature range above and below +25°C. # POWER SUPPLY SENSITIVITY Electrical specifications for the ADC80H assume the application of the rated power supply voltages of+5V and $\pm 12$ V or $\pm 15$ V. The major effect of power supply voltage deviations from the rated values will be a small change in the plus full-scale value. This change, of course, results in a proportional change in all code transition values (i.e. a gain error). The specification describes the maximum change in the plus full-scale value from the initial value for independent changes in each power supply voltage. # **TIMING CONSIDERATIONS** Timing relationships of the ADC80H are shown in Figure 2. It should be noted that although the convert command pulse width must be between 100nsec and 2μsec to obtain the specified conversion time with internal clock, the ADC80H will accept longer convert commands with no loss of accuracy, assuming that the analog input signal is stable. In this situation, the actual indicated conversion time (during which status is high) for 12-bit operation will be equal to approximately 1µsec less than the sum of the factory-set conversion time and the length of the convert command. The code returned by the converter at the end of the conversion will accurately represent the analog input to the converter at the time the convert command returns to the low state. In addition, although the initial state of the converter will be indeterminate when power is first applied, it is designed to time-out and be ready to accept a convert command within approximately 25 µsec after power-up, provided that either an external clock source is present or the internal clock is not inhibited. During conversion, the decision as to the proper state of any bit (bit "n") is made on the rising edge of clock pulse "n+1". Thus, a complete conversion requires 13 clock pulses with the status output dropping from logic "1" to logic "0" shortly after the rising edge of the 13th clock pulse, and with valid output data ready to be read at that time. A new conversion may not be initiated until 50nsec after the fall of the last clock pulse (pulse 13 for 12-bit operation). Additional convert commands applied during conversion will be ignored. FIGURE 2. ADC80H Timing Diagram (nominal values at +25°C with internal clock). ## **DEFINITION OF DIGITAL CODES** #### Parallel Data Three binary codes are available on the ADC80H parallel output; all three are complementary codes, meaning that logic "0" is true. The available codes are complementary straight binary (CSB) for unipolar input signal ranges, and complementary offset binary (COB) and complementary two's complement (CTC) for bipolar input signal ranges. CTC coding is obtained by complementing bit 1 (the MSB) relative to its normal state for CSB or COB coding; the complement of bit 1 is available on pin 8. #### **Serial Data** Two (complementary) straight binary codes are available on the serial output of the ADC80H; as in the parallel case, they are CSB and COB. The serial data is available only during conversion and appears with the most significant bit (MSB) occurring first. The serial data is synchronous with the internal clock as shown in the timing diagram of Figure 2. The LSB and transition values of Table I also apply to the serial data output, except that the CTC code is not available. All clock pulses available from the ADC80H have equal pulse widths to facilitate transfer of the serial data into external logic devices without external shaping. # LAYOUT AND OPERATING INSTRUCTIONS #### LAYOUT PRECAUTIONS Analog and digital commons are not connected together internally in the ADC80H, but should be connected together as close to the unit as possible, preferably to an analog common ground plane beneath the converter. If these common lines must be run separately, use wide conductor pattern and a 0.01 µF to 0.1 µF nonpolarized bypass capacitor between analog and digital commons at the unit. Low impedance analog and digital common returns are essential for low noise performance. Coupling between analog input lines and digital lines should be minimized by careful layout. For instance, if the lines must cross, they should do so at right angles. Parallel analog and digital lines should be separated from each other by a pattern connected to common. If external gain and offset potentiometers are used, the potentiometers and associated resistors should be located as close to the ADC80H as possible. #### **POWER SUPPLY DECOUPLING** The power supplies should be bypassed with $1\mu F$ to $10\mu F$ tantalum bypass capacitors located close to the converter to obtain noise-free operation. Noise on the power supply lines can degrade the converter's performance. Noise and spikes from a switching power supply are especially troublesome. # ANALOG SIGNAL SOURCE IMPEDANCE The signal source supplying the analog input signal to the ADC80H will be driving into a nominal DC input impedance of $2.3k\Omega$ to $9.2k\Omega$ depending upon the range selected. However, the output impedance of the driving source should be very low, such as the output impedance provided by a wideband, fast-settling operational amplifier. Transients in A/D input current are caused by the changes in output current of the internal D/A converter as it tests the various bits. The output voltage of the driving source must remain constant while furnishing these fast current changes. If the application requires a sample/hold, select a sample/hold with sufficient bandwidth to preserve the accuracy or use a separate wideband buffer amplifier to lower the output impedance. #### INPUT SCALING The ADC80H offers five standard input ranges: 0V to +5V, 0V to +10V, $\pm 2.5V$ , $\pm 5V$ , and $\pm 10V$ . The input range should be scaled as close to the maximum input signal range as possible in order to utilize the maximum signal resolution of the converter. Select the appropriate input range as indicated by Table II. The input circuit architecture is illustrated in Figure 3. Use of external padding resistors to modify the factory-set input ranges (such as addition of a small external input resistor to change the 10V range to a 10.24V range) will require matching of the external fixed resistor values to individual devices, due to the large tolerance of the internal input resistors. Alternatively, the gain range of the converter may easily be increased a small amount by use of a low temperature coefficient potentiometer in series with the analog input signal or by the decreasing the value of the gain adjust series resistor in Figure 5. TABLE II. ADC80H Input Scaling Connections. | Input<br>Signal<br>Range | Output<br>Code | Connect<br>Pin 12<br>To Pin | Connect<br>Pin 14<br>To | Connect<br>Input<br>Signal<br>To | |--------------------------|----------------|-----------------------------|-------------------------|----------------------------------| | ±10V | COB or CTC | 11 | Input Signal | 14 | | ±5V | COB or CTC | 11 | Open | 13 | | ±2.5V | COB or CTC | 11 | Pin 11 | 13 | | 0 to +5V | CSB | 15 | Pin 11 | 13 | | 0 to +10V | CSB | 15 | Open | 13 | FIGURE 3. ADC80H Input Scaling Circuit. #### **CALIBRATION** # **Optional External Gain And Offset Adjustments** Gain and offset errors may be trimmed to zero using external offset and gain trim potentiometers connected to the ADC80H as shown in Figures 4 and 5 for both unipolar and bipolar operation. Multiturn potentiometers with 100ppm/°C or better TCR are recommended for minimum drift over temperature and time. These FIGURE 4. Two Methods of Connecting Optional Offset Adjust. FIGURE 5. Two Methods of Connecting Optional Gain Adjust. pots may be of any value between $10k\Omega$ and $100k\Omega$ . All fixed resistors should be 20% carbon or better. Although not necessary in some applications, pin 16 (Gain Adjust) should be preferably bypassed with a $0.01\mu F$ nonpolarized capacitor to analog common to minimize noise pickup at this high impedance point, even if no external adjustment is required. #### **Adjustment Procedure** OFFSET—Connect the offset potentiometer as shown in Figure 4. Set the input voltage to the nominal zero or minus full-scale voltage plus 1/2LSB. For example, referring to Table 1, this value is -10V +2.44mV or -9.99756V for the -10V to +10V range. With the input voltage set as above, adjust the offset potentiometer until an output code is obtained which is alternating between FFE<sub>H</sub> and FFF<sub>H</sub> with approximately 50% occurence of each of the two codes. In other words, the potentiometer is adjusted until bit 12 (the LSB) indicates a true (logic "0") condition approximately half the time. GAIN—Connect the gain adjust potentiometer as shown in Figure 5. Set the input voltage to the nominal plus full-scale value minus 3/2LSB. Once again referring to Table 1, this value is +10V -7.32mV or +9.99268V for the -10V to +10V range. Adjust the gain potentiometer until the output code is alternating between $000_{\rm H}$ and $001_{\rm H}$ with an approximate 50% duty cycle. As in the case of offset adjustment, this procedure sets the converter end-point transition to a precisely known value. # **CLOCK OPTIONS** The ADC80H is extremely versatile in that it can be operated in several different modes with either internal or external clock. Most of these options can be implemented with inexpensive TTL logic as shown in Figures 6 through 9. When operating with an external clock, the conversion time may be as short as 15µsec (800kHz external clock frequency) with assured performance within specified limits. When operating with the internal clock, pin 19 (external clock input) and pin 20 (clock inhibit) may be left unconnected. No external pull-ups are required due to the inclusion of pull-up resistors in the ADC80H. Pin 20 (clock inhibit) must be grounded for use with an external clock, which is applied to pin 19. #### SHORT-CYCLE FEATURE A short-cycle input (pin 21) permits the conversion to be terminated after any number of desired bits has been converted, allowing shorter conversion times in applica- FIGURE 6. Internal Clock—Normal Operating Mode. (Conversion initiated by the rising edge of the convert command. The internal clock runs only during conversion.) FIGURE 8. Continuous Conversion with External Clock. (Conversion is initiated by 14th clock pulse. Clock runs continuously.) FIGURE 7. Continuous External Clock. (Conversion initiated by rising edge of convert command. The convert command must be synchronized with clock.) FIGURE 9. Continuous Conversion with 600nsec between Conversions. (Circuit insures that conversion will start when power is applied.) Burr-Brown IC Data Book 9.1-34 tions not requiring full 12-bit resolution. In these situations, the short-cycle pin should be connected to the bit output pin of the next bit after the desired resolution. For example, when 10-bit resolution is desired, pin 21 is connected to pin 28 (bit 11). In this example, the conversion cycle terminates and status is reset after the bit 10 decision. Short-cycle pin connections and associated maximum 12-, 10-, and 8-bit conversion times (with internal clock) are shown in Table III. Also shown are recommended minimum conversion times (external clock) for these conversion lengths to obtain the stated accuracies. The ADC80H is not factory-tested for these external clock conversion speeds and the product is not guaranteed to achieve the stated accuracies under these operating conditions; the recommended values are offered as an aid to the user. TABLE III. Short-Cycle Connections and Conversion Times for 8-, 10-, and 12-Bit Resolutions— ADC80H. | Resolution (Bits) | 12 | 10 | 8 | |--------------------------------------------------------------|-------------|--------|--------| | Connect pin 21 to | Pin 9 or NC | Pin 28 | Pin 30 | | Maximum Conversion Time(1) Internal Clock (µsec) | 25 | 22 | 18 | | Minimum Conversion Time <sup>(1)</sup> External Clock (µsec) | 15 | 13 | 10 | | Maximum Linearity Error<br>At +25°C (% of FSR) | 0.012 | 0.048 | 0.20 | NOTE: (1) Conversion time to maintain ±1/2LSB linearity error. #### **ENVIRONMENTAL SCREENING** The inherent reliability of a semiconductor device is controlled by the design, materials, and fabrication of the device—it cannot be improved by testing. However, the use of environmental screening can eliminate the majority of those units which would fail early in their lifetimes (infant mortality) through the application of carefully selected accelerated stress levels. Burr-Brown Q models are environmentally screened versions of our standard industrial products, designed to provide enhanced reliability. The screening illustrated in Table IV is performed to selected methods of MIL-STD-883. Reference to these methods provides a convenient way of communicating the screening levels and basic procedures employed; it does not imply conformance to any other military standards or to any methods of MIL-STD-883 other than those specified. Burr-Brown's detailed procedures may vary slightly, model-to-model, from those in MIL-STD-883. TABLE IV. Screening Flow for ADC80H-AH-12Q | Screen | MIL-STD-883<br>Method,<br>Condition | Screening<br>Level | |-----------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------| | Internal Visual | Burr-Brown<br>QC4118 | | | High Temperature<br>Storage<br>(Stabilization Bake) | 1008, C | 24 hour, +150°C | | Temperature Cycling | 1010, C | 10 cycles, -65°C<br>to +150°C | | Constant Acceleration | 2001, A | 5000 G | | Electrical Test | Burr-Brown<br>test procedure | | | Burn-in | 1015, B | 160 hour, +125°C,<br>steady-state | | Hermeticity:<br>Fine Leak<br>Gross Leak | 1014, A1 or A2<br>1014, C | 5 × 10 <sup>-7</sup> atm cc/sec<br>bubble test only,<br>preconditioning omitted | | Final Electrical | Burr-Brown<br>test procedure | | | Final Drift | Burr-Brown<br>test procedure | | | External Visual | Burr-Brown<br>QC5150 | |