# ETC 2716 16,384-BIT (2048 x 8) UV Erasable CMOS PROM | Parameter/Part Number | ETC 2716-1 | ETC 2716 | ETC 2716-5 | ETC 2716-6 | |-----------------------------|------------|----------|------------|------------| | Access Time (ns) | 350 | 450 | 550 | 650 | | Active Current (mA a 1 MHz) | 5 | 5 | 5 | 5 | | Standby Current (mA) | 0,1 | 0,1 | 0,1 | 0,1 | ## **General Description** The ETC 2716 is a high speed 16k UV erasable and electrically reprogrammable CMOS EPROM ideally suited for applications where fast turn-around, pattern experimentation and low power consumption are important requirements. The ETC 2716 is packaged in a 24-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device by following the programming procedure. ThisEPROM is fabricated with the reliable, high volume, time proven, P<sup>2</sup>CMOS silicon gate technology. ### **Features** - CMOS power consumption - Performance compatible to ETC800 CMOS Microprocessor - 2048 x 8 organization - Pin compatible to 2716 - Access time down to 350 ns - Single 5V power supply - Static no clocks required - Inputs and outputs TTL compatible during both read and program modes - Three-state output with OR-tie capability #### **Pin Connection During Read or Program** | | Pin Name/Number | | | | | | | |-----------------|-----------------------------|------------|-----------|-----------|------------------------|--|--| | Mode | CE/PGM<br>18 | ŌE<br>20 | VPP<br>21 | VCC<br>24 | Outputs<br>9–11, 13–17 | | | | Read<br>Program | VIL<br>Pulsed VIL<br>to VIH | VIL<br>VIH | 5<br>25 | 5<br>5 | DOUT<br>DIN | | | #### **Pin Names** | A0-A10 | Address Inputs | |--------------------------------|----------------------| | O <sub>0</sub> -O <sub>7</sub> | Data Outputs | | CE/PGM | Chip Enable/Program | | ŌĒ | Output Enable | | VPP | Read 5V, Program 25V | | VCC | 5V | | VSS | Ground | | | | ## Absolute Maximum Ratings (Note 1) Temperature Under Bias Storage Temperature -10°C to + 80°C Output Voltages with Respect VCC + 0.3V to VSS - 0.3V -65°C to +125°C VPP Supply Voltage with Respect 26.5V to - 0.3V **Power Dissipation** to VSS 1.0W to VSS Input Voltages with Respect to Lead Temperature (Soldering, 10 seconds) 300°C VSS (except VPP (Note 5) 6V to -0.3V ### **READ OPERATION** (Note 2) DC Operating Characteristics TA = 0°C to +70°C, VCC = 5V ±5%, VPP = VCC (Note 3), VSS = 0V, unless otherwise noted. | Symbol | Parameter | Conditions | | Min | Typ<br>(Note 2) | Max | Units | |--------|-----------------------------------------|------------------------------------------------------------------------------------|----------------------------------|-----------|-----------------|----------------|-------| | ILI | Input Current | VIN = VCC or GND | | | | 10 | μΑ | | ILO | Output Leakage Current | VOUT = 5.25V, CE/PGM = VIH | 27C16-45<br>27C16-55<br>27C16-65 | | | 10<br>10<br>10 | μΑ | | VIL | Input Low Voltage | | | - 0.1 | | 0.8 | ٧ | | VIH | Input High Voltage | (Note 5) | | 2.2 | | VCC+1 | ٧ | | VOL1 | Output-Low Voltage | IOL = 2.1 mA | | | | 0.45 | ٧ | | VOH1 | Output High Voltage | IOH = - 400 μA | | 2.4 | | | ٧ | | VOL2 | Output Low Voltage | IOL = 0 μA | | | | 0.1 | ٧ | | VOH2 | Output High Voltage | IOH = 0 μA | | VCC - 0.1 | | | ٧ | | IPP1 | VPP Supply Current | VPP = 5.25V | | | | 10 | μА | | ICC1 | VCC Supply Current Active (TTL Levels) | CE/PGM, OE = VIL<br>Addresses = VIH or VIL<br>Frequency 1 MHz, I/O = 0 mA | | | 2 | 10 | mA | | ICC2 | VCC Supply Current Active (CMOS Levels) | CE/PGM, OE = VIL (Note 5)<br>Addresses = GND or VCC<br>Frequency 1 MHz, I/O = 0 mA | | | 1 | 5 | mA | | ICCSB1 | VCC Supply Current Standby | CE/PGM = VIH | | | 0,1 | 1 | mA | | ICCSB2 | VCC Supply Current Standby | CE/PGM = VCC | | | 0,01 | 0,1 | mA | ### Capacitance (Note 4) TA = 25°C, f = 1 MHz ### **AC Test Conditions** Input Pulse Levels | Symbol | Parameter | Conditions | Тур | Max | Units | |--------|--------------------|------------|-----|-----|-------| | CI | Input Capacitance | VIN = 0V | 4 | 6 | pF | | co | Output Capacitance | VOUT = 0V | 8 | 12 | pF | Input Rise and Fall Times **Output Load** Input and Output Timing Reference Levels 1 TTL Gate and CL = 100 PF Input: 1V, 2V Output: 0.8V, 0.8V to 2.2.V 20 ns Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Typical conditions are for operation at: TA = 25°C, VCC = 5V, VPP = VCC, and VSS = 0V. Note 3: VPP may be connected to VCC except during program. Note 4: Capacitance is guaranteed by periodic testing. TA = 25°C, f = 1 MHz. Note 5: The inputs (Address, OE, CE) may go above VCC by one volt with no latch up danger. Only the output (data inputs during programming) need be restricted to VCC + 0.3V. ## **AC Characteristics** TA = 0 °C to + 70 °C, VCC = 5V $\pm$ 5%, VPP = VCC, VSS = 0V, unless otherwise noted. | Syr | /mbol Parameter | | Conditions | ETC2 | 716-1 | ETC | 2716 | ETC 2 | 2716-5 | ETC2 | 716-6 | UNITS | |-----------------|-----------------|--------------------------------------|-------------------|------|-------|-----|------|-------|--------|------|-------|-------| | Alternate | Standard | Parameter | Conditions | Min | Max | Min | Max | Min | Max | Min | Max | | | tACC | TAVQV | Address to Output Delay | CE/PGM = OE = VIL | | 350 | | 450 | | 550 | | 650 | ns | | t <sub>CE</sub> | TELQV | CE to Output Delay | ŌĒ = VIL | | 350 | | 450 | | 550 | | 650 | ns | | t <sub>OE</sub> | TGLQV | Output Enable to Output<br>Delay | CE/PGM = VIL | | 120 | | 120 | | 120 | | 120 | ns | | t <sub>DF</sub> | | Output Enable High to<br>Output Hi-Z | CE/PGM = VIL | 0 | 100 | 0 | 100 | 0 | 100 | 0 | 100 | ns | | tон | TAXQX | Address to Output Hold | CE/PGM = OE = VIL | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>OD</sub> | TEHQZ | CE to Output Hi-Z | ŌE = VIL | 0 | 100 | 0 | 100 | 0 | 100 | 0 | 100 | ns | ## **Switching Time Waveforms** ### Read Cycle (CE/PGM = VIL) Read Cycle (OE = VIL) Standby Power-Down Mode (OE = VIL) ### PROGRAM OPERATION ### DC Electrical Characteristics and Operating Conditions (Notes 1 and 2) $(TA = 25^{\circ}C \pm 5^{\circ}C) (VCC = 5V \pm 5\%, VPP = 25V \pm 1V)$ | Symbol | Parameter | Min | Тур | Max | Units | |--------|------------------------------------------------------|-------|-----|-------|-------| | ILI | Input Leakage Current (Note 3) | | | 10 | μΑ | | VIL | Input Low Level | - 0.1 | | 0.8 | V | | VIH | Input High Level (Note 7) | 2.2 | | VCC+1 | ٧ | | ICC | VCC Power Supply Current | | | 10 | mA | | IPP1 | VPP Supply Current (Note 4) | | | 10 | μА | | IPP2 | VPP Supply Current During Programming Pulse (Note 5) | | | 30 | mA | ## AC Characteristics and Operating Conditions (Notes 1, 2, and 6) $(TA = 25^{\circ}C \pm 5^{\circ}C) (VCC = 5V \pm 5\%, VPP = 25V \pm 1V)$ | Symbol | Parameter | Min | Тур | Max | Units | |-----------------|-----------------------------------------------------|-----|-----|-----|-------| | t <sub>AS</sub> | Address Set-up Time | 2 | | | μS | | tos | OE Set-up Time | 2 | | | μS | | t <sub>DS</sub> | Data Set-up Time | 2 | | | μS | | t <sub>AH</sub> | Address Hold Time | 2 | | | μS | | toh | OE Hold Time | 2 | | | μS | | t <sub>DH</sub> | Data Hold Time | 2 | | | μS | | t <sub>DF</sub> | Output Disable to Output Three state Delay (Note 4) | 0 | | 100 | ns | | t <sub>OE</sub> | Output Enable to Output Delay (Note 4) | | | 120 | ns | | t <sub>PW</sub> | Program Pulse Width | 45 | 50 | 55 | ms | | tpR | Program Pulse Rise Time | 5 | | | ns | | tpF | Program Pulse Fall Time | 5 | | | ns | | t <sub>VS</sub> | VPP Set-Up Time | 2 | | | μS | | t <sub>VH</sub> | VPP Hold Time | 2 | | | μS | Note 1: VCC must be applied at the same time or before VPP and removed after or at the same time as VPP. To prevent damage to the device it must not be inserted into a board with power applied. Note 2: Care must be taken to prevent overshoot of the VPP supply when switching to + 26 V max Note 3: O.V. $\leq$ VIN $\leq$ 5.25 V Note 4: CE/PGM = VIL, VPP = VCC. Note 5: VPP = 26 V Note 6: Transition times $\leq$ 20 ns unless noted otherwise. Note 7: The inputs (Address, $\overline{OE}$ , $\overline{CE}$ ) may go above VCC by one volt with no latch up danger. Only the output (data inputs during programming) need be restricted to VCC + 0.3V to VSS - 0.3V. ## **PROGRAM Timing Diagrams** #### Single Address Programming Followed by a Verify Mode #### Multiple Address Programming Followed by a Verify Mode\* <sup>\*</sup> All timings are the same as the single address programming mode. A dummy read is required only if the last programmed byte is the first byte to be verified. ## **Functional Description** #### **DEVICE OPERATION** The ETC 2716 has 3 modes of operation in the normal system environment. These are shown in Table I. #### Read Mode The . ETC 2716 read operation requires that $\overline{OE} = VIL$ , $\overline{CE}/PGM = VIL$ and that addresses A0-A10 have been stabilized. Valid data will appear on the output pins after $t_{ACC}$ , $t_{OE}$ or $t_{CE}$ times (see Switching Time Waveforms) depending on which is limiting. **TABLE I. OPERATING MODES (VCC = 5V)** | | Pin Name/Number | | | | | | | |----------|-----------------|------------|------------------------|--|--|--|--| | Mode | ČĒ/PGM<br>18 | ŌĒ<br>20 | Outputs<br>9-11, 13-17 | | | | | | Read | VIL | VIL | DOUT | | | | | | Deselect | Don't Care | VIH | Hi-Z | | | | | | Standby | VIH | Don't Care | Hi-Z | | | | | #### **Deselect Mode** The ETC 2716 is deselected by making $\overline{OE} = VIH$ . This mode is independent of $\overline{CE}/PGM$ and the condition of the addresses. The outputs are Hi-Z when $\overline{OE} = VIH$ . This allows OR-tying 2 or more ETC 2716 for memory expansion. #### Standby Mode (Power Down) The ETC 2716 may be powered down to the standby mode by making $\overline{\text{CE}}/\text{PGM} = \text{VIH}$ . This is independent of $\overline{\text{OE}}$ and automatically puts the outputs in their Hi-Z state. The power is reduced to 0.4% of the normal operating power. VCC must be maintained at 5V. Access time at power up remains either $t_{\text{ACC}}$ or $t_{\text{CE}}$ (see Switching Time Waveforms). #### **PROGRAMMING** The ETC 2716 is shipped from EUROTECHNIQUE completely erased. All bits will be at a "1" level (output high) in this initial state and after any full erasure. Table II shows the 3 programming modes. ### Functional Description (Continued) TABLE II. PROGRAMMING MODES (VCC = 5V) | | Pin Name/Number | | | | | | | | |-----------------|----------------------|----------|-----------|--------------------------|--|--|--|--| | Mode | ČE/PGM<br>18 | ŌE<br>20 | VPP<br>21 | Outputs Q<br>9-11, 13-17 | | | | | | Program | Pulsed VIL<br>to VIH | VIH | 25 | DIN | | | | | | Program Verify | VIL | VIL | 25(5) | DOUT | | | | | | Program Inhibit | VIL | VIH | 25 | Hi-Z | | | | | #### **Program Mode** The ETC 2716 is programmed by introducing "0"s into the desired locations. This is done 8 bits (a byte) at a time. Any individual address, a sequence of addresses, or addresses chosen at random may be programmed. Any or all of the 8 bits associated with an address location may be programmed with a single program pulse applied to the chip enable pin. All input voltage levels, including the program pulse on chip enable are TTL compatible. The programming sequence is: With VPP = 25V, VCC = 5V, $\overline{OE}$ = VIH and $\overline{CE}/PGM$ = VIL, an address is selected and the desired data word is applied to the output pins. (VIL = "0" and VIL = "1" for both address and data.) After the address and data signals are stable the program pin is pulsed from VIL to VIH with a pulse width between 45 ms and 55 ms. Multiple pulses are not needed but will not cause device damage. No pins should be left open. A high level (VIH or higher) *must not* be maintained longer than t<sub>PW(MAX)</sub> on the program pin during programming. ETC 2716 may be programmed in parallel with the same data in this mode. #### **Program Verify Mode** The programming of the ETC 2716 is verified in the program verify mode which has VPP at VCC (see Table II). After programming an address, that same address cannot be immediately verified without an address change (dummy read). #### Program Inhibit Mode The program inhibit mode allows programming several ETC 2716 simultaneously with different data for each one by controlling which ones receive the program pulse. All similar inputs of the ETC 2716 may be paralleled. Pulsing the program pin (from VIL to VIH) will program a unit while inhibiting the program pulse to a unit will keep it from being programmed and keeping $\overline{OE} = VIH$ will put its outputs in the Hi-Z state. #### **ERASING** The ETC 2716 is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gate to its initial state through induced photo current. It is recommended that the ETC 2716 be kept out of direct sunlight. The UV content of sunlight may cause a partial erasure of some bits in a relatively short period of time. Direct sunlight can also cause temporary functional failure. Extended exposure to room level fluorescent lighting will also cause erasure. An opaque coating (paint, tape, label, etc.) should be placed over the package window if this product is to be operated under these lighting conditions. Covering the window also reduces ICC due to photodiode currents. An ultraviolet source of 2537Å yielding a total integrated dosage of 15 watt-seconds/cm<sup>2</sup> is required. This will erase the part in approximately 15 to 20 minutes if a UV lamp with a 12,000 $\mu$ W/cm<sup>2</sup> power rating is used. The ETC 2716 to be erased should be placed 1 inch away from the lamp and no filters should be used. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at 1inch. The erasure time is increased by the square of the distance (if the distance is doubled the erasure time goes up by a factor of 4). Lamps lose intensity as they age. When a lamp is changed, the distance is changed, or the lamp is aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and system designs have been erroneously suspected when incomplete erasure was the basic problem. ## Physical Dimensions inches (millimeters) 022543 <u>V</u> \_ G