# PRELIMINARY 16MEGA BIT (1,048,576 WORD imes 16BIT/2,097,152 WORD imes 8BIT) CMOS U.V. ERASABLE AND ELECTRICALLY PROGRAMMABLE READ ONLY MEMORY ### DESCRIPTION The TC5716200D is a 16,777,216 bit CMOS ultraviolet light erasable and electrically programmable read only memory. It is organized as 1M words by 16 bits or 2M words by 8 bits. The TC5716200D is compatible with 42 pin 16M bit Mask ROM. This product is packed in 42 pin standard cerdip package. The TC5716200D is fabricated with the CMOS technology. Advanced circuit techniques provide both high speed and low power features with access time of 150ns/200ns and a maximum operating current of 60mA/6.7MHz. The programming time of the TC5716200D except overhead times of EPROM programmer is only 52 seconds by using the high speed programming algorithm. ## **FEATURES** Peripheral circuit : CMOS : NMOS Low power dissipation Standby : 100µA Memory cell Fast access time $(V_{CC} = 5V \pm 10\%, Ta = 0 \sim 70$ °C) TC5716200D - 150 : 150ns TC5716200D - 200 : 200ns Single 5V power supply • Full static operation • Input and output TTL compatible • Three state output High speed programming operation : tpw 25 μs : TC5316200P • 16M MROM compatible pinout • Standard 42 pin DIP cerdip package: WDIP42-G-600B ### PIN CONNECTION | | (TOP VI | EW) (Referer | nce) | |-----------------------------------------------|------------------------------------------------|----------------------------------------------|----------------------------------------------------| | A18 1 1<br>A17 U2<br>A7 U3 | 42 ] A19<br>41 ] A8<br>40 ] A9 | A18 [] 1<br>A17 [] 2<br>A7 [] 3 | 42 ] A19<br>41 ] A8<br>40 ] A9 | | A6 04<br>A5 05<br>A4 06 | 39 D A10<br>38 D A11<br>37 D A12 | A6 []4<br>A5 []5<br>A4 []6 | 39 [] A10<br>38 [] A11<br>37 [] A12 | | A3 07<br>A2 08<br>A1 09 | 36 D A13<br>35 D A14<br>34 D A15 | A3 07<br>A2 08<br>A1 09 | 36 D A13<br>35 D A14<br>34 D A15 | | A0 [] 10<br>CE [] 11<br>GND [] 12 | 33 D A16<br>32 D BYTE/Vpp<br>31 D GND | A0 0 10<br>CE 0 11<br>GND 0 12 | 33 A16<br>32 BYTE<br>31 GND | | OE Q 13<br>D0 Q 14<br>D8 Q 15 | 30 D D15/A-1<br>29 D D7<br>28 D D14<br>27 D D6 | OE () 13<br>DO () 14<br>DB () 15<br>D1 () 16 | 30 D15/A-1<br>29 D7<br>28 D14<br>27 D6 | | D1 [] 16<br>D9 [] 17<br>D2 [] 18<br>D10 [] 19 | 27 D D6<br>26 D D13<br>25 D D5<br>24 D D12 | D1 U16<br>D9 U17<br>D2 U18<br>D10 U19 | 26 D D13<br>25 D D5<br>24 D D12 | | D10 | 23 D4<br>22 V <sub>DD</sub> | D3 [ 20<br>D11 [ 21<br>16M Mas | 23 D D4<br>22 D V <sub>DD</sub> | | TC571620 | 10D | TC5316 | | ### PIN NAMES | A0~A19 | Address Input | |------------|----------------------------------------------------| | D0~D14 | Output (Input) | | CE | Chip Enable Input | | ŌĒ | Output Enable Input | | D15/A-1 | Output (Input) / Address Input | | BYTE / Vpp | Word, Byte select Input<br>/Program Supply Voltage | | Vcc | V <sub>CC</sub> Supply Voltage | | Vss | Ground | A-163 # **MODE SELECTION** | MODE | CE | Œ | BYTE<br>/Vpp | Vcc | D0~D7 | D8~D14 | D15<br>/A - 1 | Power | |----------------------|----|----|--------------|-------|---------------------------|----------------|---------------|---------| | Read (16 Bit) | ٠ | 'n | н | | Da | | | | | · Read (Lower 8 Bit) | ı, | Ł | L | | Data Out<br>(Lower 8 Bit) | High Impedance | L | | | Read (Upper 8 3it) | ٦ | Ł | L | 5∨ | Data Out<br>(Upper 88it) | High Impedance | н | Active | | Outral Developt | | н | H | 7 | High Impedance | | | | | Output Deselect | ١. | | L | | Hig | h Impedance | • | | | - " | н | Н | | | Hig | h Impedance | | Standby | | Standby | " | • | L | | Hig | h Impedance | | Juniouy | | Program | L | н | | | Data In | | | | | Program Inhibit | н | н | 12.5V | 6.25V | High Impedance | | | Active | | Program Verify | | ī | | | Da | Data Out | | | Note: $H = V_{IH}$ , $L = V_{IL}$ , $* = V_{IH}$ or $V_{IL}$ ## **MAXIMUM RATINGS** | SYMBOL | ITEM | RATING | UNIT | |----------------------|--------------------------------------|-----------------------------|----------| | Vcc | V <sub>CC</sub> Power Supply Voltage | - 0.6~7.0 | V | | Vpp | Program Supply Voltage | - 0.6~14.0 | V | | VIN | Input Voltage | - 0.6~7.0 | v | | V <sub>IN</sub> (A9) | Input Voltage (A9) | - 0.6~13.5 | ٧ | | V <sub>1/0</sub> | Input/Output Voltage | - 0.6~V <sub>CC</sub> + 0.5 | ٧ | | Po | Power Dissipation | 1.5 | w | | TSOLDER | Soldering Temperature · Time | 260-10 | °C · sec | | TSTRG | Storage Temperature | - 65~150 | •c | | TOPR | Operating Temperature | 0~70 | •c | # READ OPERATION ## D.C. RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | TINU | |-----------------|--------------------------------------|-------|------|-----------------------|------| | V <sub>IH</sub> | Input High Voltage | 2.2 | - | V <sub>CC</sub> + 0.3 | ٧ | | VIL | Input Low Voltage | - 0.3 | - | 0.8 | > | | V <sub>CC</sub> | V <sub>CC</sub> Power Supply Voltage | 4.50 | 5.00 | 5.50 | ٧ | # D.C. AND OPERATING CHARACTERISTICS (Ta = 0~70°C) | SYMBOL | PARAMETER | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |-------------------|-------------------------|-----------------------------------------|------|------|------|------| | IŁI | Input Current | V <sub>IN</sub> = 0V~V <sub>CC</sub> | - | _ | ± 10 | μΑ | | l <sub>CCO1</sub> | | CE = 0V lout = 0mA f = 6.7MHz | - | - | 60 | mA | | lcco2 | Operating Current | CE = OV IOUT = OmA f = 1MHz | - | - | 25 | mA | | I <sub>CCS1</sub> | | CE = VIH | - | - | 1 | mA | | lccsz | Standby Current | CE = V <sub>CC</sub> - 0.2V | - | - | 100 | μА | | Voн | Output High Voltage | I <sub>OH</sub> = -400 µA | 2.4 | - | - | ٧ | | Vol | Output Low Voltage | I <sub>OL</sub> = 2.1mA | - | - | 0.4 | v | | I <sub>PP1</sub> | V <sub>PP</sub> Current | Vpp = 0V~VCC + 0.6V | - | - | ± 10 | ДΑ | | lo | Output Leakage Current | V <sub>OUT</sub> = 0.4V~V <sub>CC</sub> | - | - | ± 10 | μА | ## A.C. CHARACTERISTICS ( $Ta = 0 \sim 70$ °C) | | 0.00445750 | - | 150 | - | 200 | UNIT | |------------------|----------------------------------|------|------|------|------|------| | SYMBOL | PARAMETER | MIN. | MAX. | MIN. | MAX. | UNII | | t <sub>ACC</sub> | Address Access Time | - | 150 | - | 200 | ns | | t <sub>CE</sub> | CE to Output Valid | - | 150 | - | 200 | ns | | t <sub>OE</sub> | OE to Output Valid | - | 70 | - | 70 | ns | | tors | CE to Output in High Impedance | 0 | 60 | 0 | 60 | ns | | tDF2 | OE to Output in High Impedance | 0 | 60 | 0 | 60 | ns | | tон | Output Data Hold Time | 0 | - | 0 | | ns | | t <sub>BT</sub> | BYTE to Output Valid | - | 150 | - | 200 | ns | | t <sub>BTD</sub> | BYTE to Output in High Impedance | - | 70 | - | 70 | ns | ### · A.C. TEST CONDITIONS · Output Load : 1 TTL Gate and CL = 100PF • Input Pulse Rise and Fall Time : 10ns Max • Input Pulse Levels : 0.45V and 2.4V Timing Measurement Reference Level : Input 0.8V and 2.2V, Output 0.8V and 2.0V CAPACITANCE \* (Ta = 25°C, f = 1MHz) | SYMBOL | PARAMETER | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |------------------|--------------------------------|-----------------------|------|------|------|------| | C <sub>IN1</sub> | Input Capacitance | V <sub>IN</sub> = 0V | - | 6 | 10 | pF | | CINZ | Input Capacitance (BYTE / VPP) | V <sub>IN</sub> = 0V | - | 110 | 120 | pF | | Cout | Output Capacitance | V <sub>OUT</sub> ≠ 0V | - | 10 | 12 | pF | <sup>\*</sup> This parameter is periodically sampled and is not 100% tested. # TIMING WAVEFORMS ### WORD - WIDE READ MODE Note: BYTE / Vpp = ViH **BYTE** TRANSITION A0~A19 ~ Note: $\overline{CE}$ , $\overline{OE} = V_{1L}$ A-167 ### HIGH SPEED PROGRAM OPERATION ### D.C. RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |--------|--------------------------------------|-------|-------|-----------------------|------| | ViH | Input High Voltage | 2.2 | - | V <sub>CC</sub> + 1.0 | ٧ | | VIL | Input Low Voltage | - 0.3 | - | 0.8 | ٧ | | Vcc | V <sub>CC</sub> Power Supply Voltage | 6.00 | 6.25 | 6.50 | V | | Vpp | V <sub>PP</sub> Power Supply Voltage | 12.20 | 12.50 | 12.80 | V | ### D.C. AND OPERATING CHARACTERISTICS (Ta = 25 ±5°C, V<sub>CC</sub> = 6.25 ±0.25V, V<sub>PP</sub> = 12.50 ±0.30V) | SYMBOL | PARAMETER | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |-----------------|--------------------------------|--------------------------------------|------|------|------|------| | I <sub>LI</sub> | Input Current | V <sub>IN</sub> = 0V~V <sub>CC</sub> | | - | ± 10 | μА | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -400μA | 2.4 | - | - | ٧ | | VOL | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | - | 0.4 | V | | Icc | V <sub>CC</sub> Supply Current | - | - | - | 40 | mA | | Ipp2 | V <sub>PP</sub> Supply Current | V <sub>PP</sub> = 12.8V | - | - | 50 | mA | ### A.C. PROGRAMMING CHARACTERISTICS (Ta = $25 \pm 5^{\circ}$ C, $V_{CC} = 6.25 \pm 0.25$ V, $V_{PP} = 12.50 \pm 0.30$ V) | SYMBOL | PARAMETER | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |-------------------|--------------------------------|----------------|------|------|------|------| | tas | Address Setup Time | - | 2 | - | - | μ\$ | | t <sub>AH</sub> _ | Address Hold Time | _ | 2 | 1 | - | Į/S | | t <sub>CES</sub> | CE Setup Time | | 0 | - | - | μ | | t <sub>CEH</sub> | CE Hold Time | - | 0 | - | _ | μ | | toes | OE Setup Time | - | 2 | - | - | μ | | tos | Data Setup Time | - | 2 | - | - | μ | | t <sub>DH</sub> | Data Hold Time | - | 2 | - | - | μs | | typs | V <sub>PP</sub> Setup Time | - | 2 | - | - | μs | | t <sub>VCS</sub> | V <sub>CC</sub> Setup Time | - | 2 | - | - | μς | | tpw | Program Pulse Width | - | 22.5 | 25 | 27.5 | μs | | topw | Overprogram Pulse Width | Note 1 | 22.5 | 25 | 27.5 | μs | | t <sub>OE</sub> | OE to Output Valid | CE = VIH | - | - | 150 | ns | | t <sub>DFP</sub> | OE to Output in High Impedance | CE = VIH | - | - | 90 | ns | ### · A.C. TEST CONDITIONS • Output Load : 1 TTL Gate and CL = 100PF Input Pulse Rise and Fall Time : 10ns Max Input Pulse Levels : 0.45V and 2.4V • Timing Measurement Reference Level : Input 0.8V and 2.2V, Output 0.8V and 2.0V Note 1: topw depends on the program pulse width which is required in the initial program. #### TIMING WAVEFORMS ### HIGH SPEED PROGRAM OPERATION - 2. Removing the device from socket and setting the device in socket with $V_{\rm PP} = 12.50 \, \mathrm{V}$ may cause permanent damage to the device. - 3. The Vpp supply voltage is permitted up to 14V for program operation. So the voltage over 14V should not be applied to the Vpp terminal. When the switching pulse voltage is applied to the Vpp terminal, the overshoot voltage of its pulse should not exceed 14V. #### **ERASURE CHARACTERISTICS** The TC5716200D's erasure is achieved by applying shortwave ultraviolet light which has a wavelength of 2537Å (Angstroms) to the chip through the transparent window. Then integrated dose (ultraviolet light intensity [W/cm<sup>2</sup>] × exposure time [sec.]) for erasure should be a minimum of 15 [W·sec/cm<sup>2</sup>]. When the Toshiba sterilizing lamp GL-15 is used and the device is exposed at a distance of 1cm from the lamp surface, the erasure will be achieved within 60 minutes. And using commercial lamps of which ultraviolet light intensity is a 12000 [ $\mu$ W/cm²] will reduce the exposure time to about 20 minutes. (In this case, the integrated dose is 12000 [ $\mu$ W/cm²] × (20×60) [sec]=15 [W·sec/cm²].) The TC5716200D's erasure begins to occur when exposed to light with wavelength shorter than 4000Å. The sunlight and the fluorescent lamps will include 3000~4000Å wavelength components. Therefore when used under such lighting for extended periods of time, the opaque seals—Toshiba EPROM Protect Seal AC907—are available. ### **OPERATION INFORMATION** The TC5716200D's eight operation modes are listed in the following table. Mode selection can be achieved by applying TTL level signal to all inputs. | MODE | Œ | ŌΕ | BYTE<br>/Vpp | Vcc | D0~D7 | D8~D14 | D15<br>/A-1 | Power | |--------------------|----|----|--------------|-------|---------------------------|----------------|-------------|---------| | Read (16 Bit) | L | ī | Н | | Da | ta Out | | | | Read (Lower 8 Bit) | L | L | L | | Data Out<br>(Lower 8 Bit) | High Impedance | L | | | Read (Upper 8 Bit) | L | L | L | 5V | Data Out<br>(Upper 8 Bit) | High Impedance | Н | Active | | | Ι. | | н | ] [ | Hig | h Impedance | | | | Output Deselect | | н | L | ] [ | Hig | h Impedance | 1 • | | | | | | н | ] [ | Hig | h Impedance | | Standby | | Standby | н | • | L | | Hig | h Impedance | 1 • 1 | | | Program | ī | н | | | Data In | | | | | Program Inhibit | Н | Н | 12.5V | 6.25V | High Impedance | | | Active | | Program Verify | • | L | | | Da | Data Out | | | Note: H=VIH, L=VIL, \*=VIH or VIL #### READ MODE The TC5716200D has the BYTE/Vpp terminal that selects word-wide output or byte-wide output. When BYTE/Vpp is set to VIII, the word-wide output is selected, and D15/A-1 pin is used for D15 data output. When $\overline{BYTE}/Vpp$ is set to $V_{IL}$ , the byte-wide output is selected, and D15/A-1 pin is used for A-1 address input. When A-1 is set to $V_{IL}$ in this condition, lower 8 bits of the 16 bit data which has been programmed are selected. When A-1 is set to $V_{III}$ , upper 8 bits are selected. The TC5716200D has two control functions. The chip enable $(\overline{CE})$ controls the operation power and should be used for device selection. The output enable $(\overline{OE})$ controls the output buffers, independent of device selection. Assuming that $\overline{CE}=\overline{OE}=V_{IL}$ , the output data is valid at the outputs after address access time from stabilizing of all addresses. The $\overline{CE}$ to output valid (tCg) is equal to the address access time (tACC). Assuming that $\overline{CE}=V_{IL}$ and all addresses are valid, the output data is valid at the outputs after tOE from the falling edge of $\overline{OE}$ . #### OUTPUT DESELECT MODE Assuming that $\overline{CE} = V_{IH}$ or $\overline{OE} = V_{III}$ , the outputs will be in a high impedance state. So two or more TC5716200D's can be connected together on a common bus line. When $\overline{CE}$ is decoded for device selection, all deselected devices are in low power standby mode. #### STANDBY MODE The TC5716200D has a low power standby mode controlled by the $\overline{\text{CE}}$ signal. By applying a high level to the $\overline{\text{CE}}$ input, the TC5716200D is placed in the standby mode which reduces the operating current to 100 $\mu$ A by applying MOS – high level (VCC) and then the outputs are in a high impedance state, independent of the $\overline{\text{OE}}$ input. #### PROGRAM MODE Initially, when recieved by customers, all bits of the TC5716200D are in the "1" state which is erased state. Therefore the program operation is to introduce "0" data into the desired bit location by electrically programming. The TC5716200D is in the programming mode when the Vpp input is at 12.50V and $\overline{CE}$ is at TTL-Low under $\overline{OE} = V_{IH}$ . Data to be programmed must be applied 16 bits in parallel to the data pins. Data can be programmed in any locations at anytime either individually, sequentially, or at random. #### PROGRAM VERIFY MODE The verify mode is to check that desired data is correctly programmed on the programmed bits. The verify is accomplished with $\overline{OE}$ at $V_{IL}$ . The programmed data should be compared with the original word-wide (16 bit) data. #### PROGRAM INHIBIT MODE Under the condition that the program voltage (12.50V) is applied to Vpp terminal, a high level $\overline{\text{CE}}$ input inhibits the TC5716200D from being programmed. Programming of two or more EPROMs in parallel with different data is easily accomplished. That is, all inputs except for $\overline{\text{CE}}$ and $\overline{\text{OE}}$ may be commonly connected, and a TTL low level program pulse is applied to the $\overline{\text{CE}}$ of the desired device only and TTL high level signal is applied to the other devices. ## HIGH SPEED PROGRAM MODE The device is subjected to the high speed programming mode when the programming voltage (12.50V) is applied to the Vpp terminal with $V_{CC}=6.25V$ . The programming is achieved by applying a single TTL low level $25\mu s$ pulse to the $\overline{CE}$ input after addresses and data are stable. Then the programmed data is verified by using Program Verify Mode. If the programmed data is not correct, one more program pulse of $25\mu s$ is applied and then the programmed data is verified. This should be repeated until the program operates correctly(max. 25 times). After correctly programming the selected address, the overprogram pulse of same length that needed for initial programming should be applied. When programming has been completed, the data in all addresses should be verified with $V_{CC} = V_{PP} = 5V$ . ## HIGH SPEED PROGRAM MODE FLOW CHART ### **ELECTRIC SIGNATURE MODE** Electric signature mode allows to read out a code from TC5716200D which identifies its manufacturer and device type. The programming equipment may read out manufacturer code and device code from TC5716200D by using this mode before program operation and automatically set program voltage (Vpp) and algorithm. Electric signature mode is set up when 12V is applied to address line A9 and the rest of address lines are set to V<sub>IL</sub> in read operation. Data output in this condition is manufacturer code. Device code is identified when address A0 is set to V<sub>IH</sub>. These two codes possess an odd parity with the parity bit of (D7). The following table shows electric signature of TC5716200D. | SIGNATURE PINS | Α0 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | HEX<br>DATA | |-------------------|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|-------------| | Manufacturer Code | VIL | * | * | * | • | • | * | * | | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | **98 | | Device Code | ViH | * | • | • | * | | • | * | • | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | **1A | Note: A1 - A8, A10 - A19, $\overline{CE}$ , $\overline{OE} = V_{IL}$ , $A9 = 12V \pm 0.5V$ $\overline{BYTE} / VPP = V_{IH}$ \* Don't care # **OUTLINE DRAWINGS** WDIP42-G-600B A-175